## III B. Tech I Semester Supplementary Examinations, October/November- 2018 PULSE AND DIGITAL CIRCUITS

(Common to Electronics and Computer Engineering and Electronics and Instrumentation Engineering)

| Time: 3 hours Max. Marks: 70 |                                                                                                                                                                                                                                                                                                                         |             |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
|                              | Note: 1. Question Paper consists of two parts ( <b>Part-A</b> and <b>Part-B</b> ) 2. Answering the question in <b>Part-A</b> is compulsory 3. Answer any <b>THREE</b> Questions from <b>Part-B</b>                                                                                                                      |             |
|                              | <u>PART -A</u>                                                                                                                                                                                                                                                                                                          |             |
| a)                           | Briefly discuss about the ringing circuits?                                                                                                                                                                                                                                                                             | [3M         |
| b)                           | What are the applications of voltage comparator?                                                                                                                                                                                                                                                                        | [4M         |
| c)                           | State the logic levels for typical CMOS logic circuits?                                                                                                                                                                                                                                                                 | [4N         |
| d)                           | What is the significance of collector catching diodes                                                                                                                                                                                                                                                                   | [4N         |
| e)                           | List the methods of generating a time base waveform?                                                                                                                                                                                                                                                                    | [3N         |
| f)                           | Compare sine wave synchronization with pulse synchronization?                                                                                                                                                                                                                                                           | [4N         |
|                              | PART -B                                                                                                                                                                                                                                                                                                                 |             |
| a)                           | Derive the expression for the response of an RC integrator circuit when its input is ramp.                                                                                                                                                                                                                              | [8N         |
| b)                           | What is the ratio of the rise time of the three sections in cascade to the rise time of single section of a low pass RC circuit?                                                                                                                                                                                        | [8 <b>N</b> |
| a)                           | State and explain clamping circuit theorem. Discuss about the practical clamping circuit with suitable sketches.                                                                                                                                                                                                        | [8N         |
| b)                           | Draw a clipper circuit diagram which can clip the applied sinusoidal signal on positive and negative sides of the waveform. The condition is that the circuit should not contain any dc power supplies. Explain the circuit operation with suitable input and output waveforms. Also draw its transfer characteristics. | [8]         |
| a)                           | Define rise time, storage time, fall time, and turn off time in the case of transistor as a switch with suitable waveforms.                                                                                                                                                                                             | [8N         |
| b)                           | Compare CMOS, TTL and ECL with reference to logic levels, D.C noise margin, Propagation delay and fan-out?                                                                                                                                                                                                              | [8N         |
| a)                           | What is Schmitt trigger? With the help of a neat circuit diagram and waveforms, explain the working of Schmitt trigger?                                                                                                                                                                                                 | [8N         |
| b)                           | Explain the method of unsymmetrical triggering of the binary with relevant circuit diagram.                                                                                                                                                                                                                             | [8N         |
| a)                           | With the help of circuit diagram, explain the principle of operation of a constant current sweep circuit.                                                                                                                                                                                                               | [8N         |
| b)                           | List the three errors that occur in a sweep circuit and obtain the expression for these errors for an exponential sweep circuit.                                                                                                                                                                                        | [8N         |
| a)                           | What do you mean by a relaxation circuit? Give a few examples of relaxation circuits.                                                                                                                                                                                                                                   | [8N         |
| b)                           | Illustrate with neat circuit diagram, the operation of unidirectional sampling gate for multiple inputs.                                                                                                                                                                                                                | [8N         |