

## 3237

## BOARD DIPLOMA EXAMINATION, (C-09) MARCH/APRIL—2018 DECE—THIRD SEMESTER EXAMINATION

## DIGITAL ELECTRONICS

Time: 3 hours [ Total Marks: 80

## PART—A

 $3 \times 10 = 30$ 

Instructions: (1) Answer all questions.

- (2) Each question carries three marks.
- (3) Answers should be brief and straight to the point and shall not exceed *five* simple sentences.
- **1.** Define de Morgan's theorems with example.
- **2.** Perform the following conversions :
  - (a) (CB4.C8)<sub>16</sub> to decimal number system
  - (b) (1101100101)<sub>2</sub> to its gray code equivalent
- **3.** Realise the basic gates using NAND gates only.
- **4.** Distinguish between serial adder and parallel adder.
- **5.** What is the need for tri-state buffer? Give its symbolic representation.
- **6.** Explain the need of preset and clear inputs in flip-flops.

/**3237** [ Contd...

| 7.                                    | What is race around condition? How can it be avoided?                                                                      |   |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---|
| 8.                                    | List any two IC numbers of flip-flops, registers and counters.                                                             |   |
| 9.                                    | Classify various types of memories.                                                                                        |   |
| 10.                                   | Define the terms:                                                                                                          |   |
|                                       | (a) Resolution                                                                                                             |   |
|                                       | (b) Monotonicity                                                                                                           |   |
|                                       | (c) Settling time                                                                                                          |   |
|                                       |                                                                                                                            |   |
|                                       | <b>PART—B</b> 10×5=50                                                                                                      | Э |
| Inst                                  | ructions: (1) Answer any five questions.                                                                                   |   |
|                                       | (2) Each question carries <b>ten</b> marks.                                                                                |   |
|                                       | (3) Answers should be comprehensive and the criterion<br>for valuation is the content but not the length of<br>the answer. |   |
| 11.                                   | (a) Draw and explain TTL NAND gate with totem-pole output.                                                                 | 7 |
|                                       | (b) Explain the importance of parity bit.                                                                                  | 3 |
| 10                                    | (a) Commons TTI ECI and CMOS logic families                                                                                | 6 |
| 14.                                   | (1)                                                                                                                        | J |
|                                       | (b) What are min terms and max terms? Explain their significance.                                                          | 4 |
| 13.                                   | Draw and explain a 4-bit parallel adder using full adders with suitable example.                                           |   |
| 14.                                   | (a) Draw and explain the operation of 1×4 demultiplexer.                                                                   | 6 |
|                                       | (b) Construct a full adder using NAND gates only.                                                                          | 4 |
| 15.                                   | Draw the logic and timing diagram of <i>J-K</i> master-slave flip-flop and explain its working.                            |   |
| /3237 2 [ Contd WWW.MANARESULTS.CO.IN |                                                                                                                            |   |

- **16.** Draw and explain the working 74194 universal shift register and its importance.
- **17.** Explain analog to digital conversion using successive approximation method with a neat diagram.
- **18.** (a) What is NVRAM? Draw the block diagram of NVRAM. Explain its operation.
  - (b) List the applications of digital to analog converters. 4

6

\* \* \*