R13

[3+7]

## Code No: 115AH

## JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY HYDERABAD B. Tech III Year I Semester Examinations, March - 2017 IC APPLICATIONS

|                | (Electrical and Electronics Engineering)                                                                                                                                                                                                      |                           |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| Time           | ·                                                                                                                                                                                                                                             | Iax. Marks: 75            |
| Note           | : This question paper contains two parts A and B. Part A is compulsory which carries 25 marks. Answer all questions ir consists of 5 Units. Answer any one full question from each unit. Each 10 marks and may have a, b, c as sub questions. |                           |
|                | PART - A                                                                                                                                                                                                                                      |                           |
|                |                                                                                                                                                                                                                                               | (25 Marks)                |
| 1.a)<br>b)     | Define Linear and Digital ICs.<br>Classify the ICs.                                                                                                                                                                                           | [2]<br>[3]                |
| c)<br>d)       | Define CMRR. What is the necessity of a sample & hold circuit?                                                                                                                                                                                | [2]<br>[3]                |
| e)<br>f)       | List different types of Filters. State the Barkhausen criterion. Mention the applications of the Schmitt trigger.                                                                                                                             | [2]<br>[3]<br>[2]         |
| g)<br>h)<br>i) | What is the importance of Pin 5 of IC 555?  List the various A/D conversion techniques.                                                                                                                                                       | [2]<br>[3]<br>[2]         |
| j)             | List the draw backs of Binary weighted Resistor technique D/A conversion                                                                                                                                                                      |                           |
|                | PART - B                                                                                                                                                                                                                                      | (50 Marks)                |
| 2.a)           | Draw the circuit diagram of Open Collector 2-input NAND gate and functional table explain its operation.                                                                                                                                      | with the help of          |
| b)             | Compare the characteristics of various logic families with respect to Por<br>Propagation Delay, Fan-in and Fan-out.                                                                                                                           | wer Dissipation,<br>[6+4] |
| 3.             | OR Explain how CMOS-TTL interfacing can be achieved. Give the input a of voltages and explain the same.                                                                                                                                       | nd output levels          |
| 4.             | Explain the four Differential Amplifier configurations. <b>OR</b>                                                                                                                                                                             | [10]                      |
| 5.a)           | The input signal to an op-amp is $0.03 \sin 1.5 \times 10^5$ t. What can be the of an Op-Amp with the slew rate of $0.4 \text{ V} / \mu \text{sec}$ ?                                                                                         | maximum Gain              |
| b)             | Explain how a Multiplier can be used as a voltage divider.                                                                                                                                                                                    | [5+5]                     |
| 6.a)<br>b)     | Discuss the amplitude stabilization of Phase shift Oscillator.  Design and draw the circuit diagram of a Wein bridge Oscillator u                                                                                                             | sing op-amp to            |

produce sustained oscillations of a time period of 0.1 m sec.

| 8.a) | Draw the circuit and explain how IC555 can be used for Pulse Position Mod | dulation |
|------|---------------------------------------------------------------------------|----------|
|      | (PPM).                                                                    |          |
| 1 \  | TO 1 1 1 C 11 1 C CEEE! NO 111 C' 11                                      | F.C C.T  |

b) Explain the functioning of 555 in Monostable configuration.

[5+5]

## OR

- 9. Describe any four applications of Phase Locked Loop with the help of suitable circuit diagrams. [10]
- 10.a) Describe Parallel Comparator type ADC operation.

b) Explain the working of Inverted R-2R ladder D/A converter.

[5+5]

## OR

- 11.a) Find out the Step size and Analog output when input is 0011 and 1011. Assume  $V_{ref} = +5V$ .
  - b) Explain Successive Approximation ADC with the help of block diagram. [4+6]